Asynchronous System-on-Chip Interconnect [electronic resource]

 0 Người đánh giá. Xếp hạng trung bình 0

Tác giả: John Bainbridge, SpringerLink (Online service)

Ngôn ngữ:

ISBN-13: 978-1447101895

Ký hiệu phân loại: 004.2 Systems analysis and design, computer architecture, performance evaluation

Thông tin xuất bản: London : Springer London : Imprint: Springer, 2002.

Mô tả vật lý: XVII, 139 p. 45 illus. , online resource.

Bộ sưu tập: Tài liệu truy cập mở

ID: 316670

Asynchronous System-on-Chip Interconnect describes the use of an entirely asynchronous system-bus for the modular construction of integrated circuits. Industry is just awakening to the benefits of asynchronous design in avoiding the problems of clock-skew and multiple clock-domains, an din parallel with this is coming to grips with Intellectual Property (IP) based design flows which emphasise the need for a flexible interconnect strategy. In this book, John Bainbridge investigates the design of an asynchronous on-chip interconnect, looking at all the stages of the design from the choice of wiring layout, through asynchronous signalling protocols to the higher level problems involved in supporting split transactions. The MARBLE bus (the first asynchronous SoC bus) used in a commercial demonstrator chip containing a mixture of asynchronous and synchronous macrocells is used as a concrete example throughout the book.
1. 
Tạo bộ sưu tập với mã QR

THƯ VIỆN - TRƯỜNG ĐẠI HỌC CÔNG NGHỆ TP.HCM

ĐT: (028) 36225755 | Email: tt.thuvien@hutech.edu.vn

Copyright @2024 THƯ VIỆN HUTECH